Re: MOS process details?

From: tokafondo_at_tokafondo.name
Date: Thu, 12 Jan 2023 21:19:33 +0000
Message-ID: <443911c1-16fa-44af-b6b3-7699dabf6bb2.maildroid_at_localhost>
Or the Holdt archives. Is not that I'm sure you are getting what you are looking for, but I think it will help you. 

https://www.team6502.org/the-holdt-archives.html

-----Original Message-----
From: Nate Lawson <nate_at_root.org>
To: cbm-hackers_at_musoftware.de
Sent: jue., 12 ene. 2023 19:49
Subject: Re: MOS process details?

I assume you’re referring to the Barnhill archives? Are the full docs anywhere or do I have to ask the site owner for a copy?

https://www.team6502.org/mos-technologycommodore-archives.html

> On Jan 12, 2023, at 11:33 AM, tokafondo_at_tokafondo.name wrote:
> 
> There are documents in the team6502.org site that could help you.
> 
> -----Original Message-----
> From: Nate Lawson <nate_at_root.org>
> To: cbm-hackers_at_musoftware.de
> Sent: jue., 12 ene. 2023 18:52
> Subject: MOS process details?
> 
> I’m interested in the history of MOS and their processes used for various chips from calculators up through Amiga. I’ve read all the various books but I haven’t seen a list of their fab capabilities and which C= chips were made with each.
> 
> Apparently SID was 7 micron but VIC was 5 micron? What was the channel length? How did HMOS change this? Did they ever go to multiple metal layers? What was the wafer size and limitations? How did they use Applicon and CAD tools on each generation of chip? How did their processes compare to competitors at the time like Intel and TI?
> 
> Let me know if someone has more background on all this.
> 
> Thanks,
> Nate
> 
Received on 2023-01-12 23:00:02

Archive generated by hypermail 2.3.0.